Job Description
This is a remote position.
Top non-negotiable skill sets required for this role :
- Strong understanding in the RTL2GDSII flow and design tapeouts in 16nm / 14nm or below process technologies
- Experience with low power implementation, power gating, multiple voltage rails, strong UPF / CPF knowledge.
- Experience working with most EDA tools like DC / Genus, ICC2 / Innovus, Primetime, PTPX, Primepower
Duties :
Develop and own physical design implementation of multi-hierarchy low-power designs including physical-aware logic synthesis, design for testability, floorplan, place and route, static timing analysis, IR Drop, EM, and physical verification in advanced technology nodes.Resolve design and flow issues related to physical design, identify potential solutions, and drive executionPower analysis based on netlistRequirements
Must Have :
5 years of relevant physical design experienceExperience in running physical-aware logic synthesis and achieving optimal synthesis QoR on low power designsKnowledge of static timing analysis and concepts, defining timing constraints and exceptions, corners / voltage definitions.Experience in chip power analysisExperience with custom or regular clock tree synthesis implementation at block level or top level, and clock power reduction techniques.Experience with Python, TCL, Perl programmingBenefits
Mackin Talent offers an attractive benefits package which includes major medical carrier, 15 days of PTO plus Holiday and Sick pay, paid volunteer hours, paternity / maternity leave and many more. We pride ourselves on our company values, the top one being that Relationships Matter. Come experience the Mackin Difference and our welcoming company culture with a focus on teamwork and family. Learn more about Mackin and apply online at MackinTalent.com.
Requirements
Must Have :
5 years of relevant physical design experienceExperience in running physical-aware logic synthesis and achieving optimal synthesis QoR on low power designsKnowledge of static timing analysis and concepts, defining timing constraints and exceptions, corners / voltage definitions.Experience in chip power analysisExperience with custom or regular clock tree synthesis implementation at block level or top level, and clock power reduction techniques.Experience with Python, TCL, Perl programming