Search jobs > San Jose, CA > Asic design engineer

Senior Staff Engineer, ASIC Design

Samsung Semiconductor
San Jose, California, US
Full-time

Please Note :

To provide the best candidate experience with our high application volumes, we limit applications to a total of 10 over 6 months.

Advancing the World’s Technology Together

Increase your chances of an interview by reading the following overview of this role before making an application.

Our technology solutions power the tools you use every day including smartphones, electric vehicles, hyperscale data centers, IoT devices, and so much more.

Here, you’ll have an opportunity to be part of a global leader whose innovative designs are pushing the boundaries of what’s possible and powering the future.

We believe innovation and growth are driven by an inclusive culture and a diverse workforce. We’re dedicated to empowering people to be their true selves.

Together, we’re building a better tomorrow for our employees, customers, partners, and communities.

What You’ll Do

The APL (Advanced Processor Lab) is one of the research teams of SAIT (Samsung Advanced Institute of Technology), which is Samsung s R&D hub, established as the incubator for cutting-edge technologies.

SAIT’s mission has covered various research areas from AI applications / algorithms research, neuromorphic processor, domain-specific accelerators to new materials, quantum computing, and supercomputer systems.

APL is committed to shaping the future of CPU processor and SoC architecture for the most demanding applications of the future like AI and HPC.

We are building the foundation of processors and the related platform which are applied to various business targets of Samsung in the future.

We are seeking a highly skilled ASIC Design Engineer with expertise in backend design and experience in CPU / GPU / DSP RTL design to join our dynamic engineering team.

The ideal candidate will have experience in the complete ASIC design flow, from RTL coding to backend physical design and tape out, with a strong understanding of CPU architectures and performance optimization.

Experience with prototyping platforms and FPGAs is a strong plus.

Job ID : 42314

  • Develop and implement RTL for CPU cores and related IPs.
  • Work closely with frontend and backend teams to ensure optimal design closure, including timing, area, and power optimizations.
  • Collaborate on the development of micro-architecture specifications for CPU components.
  • Conduct synthesis, STA (Static Timing Analysis), DFT (Design for Test), and other validation tasks as required.
  • Perform backend tasks, including place and route (PR), physical design closure, and tape out.
  • Ensure the design meets performance, area, power, and reliability targets.
  • Participate in the design and verification of complex digital IP blocks, integrating them into the overall SoC.
  • Interface with verification, DFT, and software teams to resolve design issues and ensure smooth handoffs between design phases.
  • Work with prototyping platforms and FPGAs to validate designs before moving to silicon.

What You Bring

  • Bachelors in Electrical / Computer Engineering with 15 years of relevant industry experience, or Masters in Electrical / Computer Engineering with 13 years or PhD in Electrical / Computer Engineering with 8 years preferred.
  • 10+ years of experience in ASIC design with hands-on expertise in both frontend (RTL) and backend design processes.
  • Experience in ASIC physical design flows, including synthesis, place and route, clock tree synthesis, and timing closure.
  • Experience in CPU / GPU / DSP RTL design, including knowledge of instruction sets (ARM, RISC-V, x86), out-of-order pipeline design, and performance tuning.
  • Proficiency in tools such as Synopsys (Design Compiler, IC Compiler), Cadence, or Mentor Graphics.
  • In-depth knowledge of Static Timing Analysis (STA), timing closure, and power optimization techniques.
  • Experience with prototyping platforms (such as Zebu or FPGAs), including experience with FPGA-based validation and design iteration, will be a plus.
  • Strong problem-solving skills and ability to work in a fast-paced geo-diverse environment.

Preferred Skills :

  • Experience with high performance, high frequency, low-power design methodologies.
  • Experience with Verilog, SystemVerilog, SystemC, Chisel.
  • Familiarity with scripting languages such as Python, for design automation.
  • Knowledge of high-performance computing and multicore systems.
  • Experience with memory hierarchy, multi-level cache design, and interconnects like AXI / ACE / CHI / Tile Link or similar bus protocols.
  • You’re inclusive, adapting your style to the situation and diverse global norms of our people.
  • An avid learner, you approach challenges with curiosity and resilience, seeking data to help build understanding.
  • You’re collaborative, building relationships, humbly offering support and openly welcoming approaches.
  • Innovative and creative, you proactively explore new ideas and adapt quickly to change.

What We Offer

The pay range below is for all roles at this level across all US locations and functions. Individual pay rates depend on a number of factors including the role’s function and location, as well as the individual’s knowledge, skills, experience, education, and training.

We also offer incentive opportunities that reward employees based on individual and company performance.

This is in addition to our diverse package of benefits centered around the wellbeing of our employees and their loved ones.

In addition to the usual Medical / Dental / Vision / 401k, our inclusive rewards plan empowers our people to care for their whole selves.

An investment in your future is an investment in ours.

Equal Opportunity Employment Policy

Samsung Semiconductor takes pride in being an equal opportunity workplace dedicated to fostering an environment where all individuals feel valued and empowered to excel, regardless of race, religion, color, age, disability, sex, gender identity, sexual orientation, ancestry, genetic information, marital status, national origin, political affiliation, or veteran status.

When selecting team members, we prioritize talent and qualities such as humility, kindness, and dedication. We extend comprehensive accommodations throughout our recruiting processes for candidates with disabilities, long-term conditions, neurodivergent individuals, or those requiring pregnancy-related support.

All candidates scheduled for an interview will receive guidance on requesting accommodations.

Recruiting Agency Policy

We do not accept unsolicited resumes. Only authorized recruitment agencies that have a current and valid agreement with Samsung Semiconductor, Inc.

are permitted to submit resumes for any job openings.

Covid-19 Policy

To help keep our employees, customers, and communities safe, we’ve developed guidelines for our teams. Currently, we encourage vaccination for all employees and may require it depending on job functions (e.

g., traveling for business, meeting with customers). While visiting our offices or attending team events, we ask employees to complete a daily health questionnaire and complete a weekly COVID test.

Our COVID policies are subject to change depending on public health, regulatory and business circumstances.

Applicant Privacy Policy

https : / / semiconductor.samsung.com / us / careers / privacy

J-18808-Ljbffr

11 hours ago
Related jobs
Promoted
VirtualVocations
Fremont, California

A company is looking for a Senior Mechanical Design Engineer to design mechanical fuel handling and process systems for advanced nuclear reactor projects. Mechanical Engineering or related discipline8-15 years of experience in mechanical systems design, particularly nuclear fuel handling systemsStro...

Promoted
Apple
Cupertino, California

As an ASIC Design Engineer in the Pixel IP design team, you will work closely with many multi-functional teams (chip integration, physical design, power, logic design, and verification) to build commitment and low power pixel processing engines. Industry exposure to and knowledge of ASIC/FPGA design...

Promoted
Microchip Technology Inc
San Jose, California

As a Principal Engineer - Design (ASIC) in the Microchip Data Center Solutions group, you will get hands-on experience developing our next generation of SSD Flash controller SOC products. Throughout you will work beside experienced engineers and be exposed to Microchip's Best-In-Class engineering pr...

Promoted
Apple
Sunnyvale, California

Our wireless organization is responsible for all aspects of wireless silicon development that transform the user experience at the product level, all of which is driven by a best-in-class vertically integrated engineering team spanning RF/Analog architecture and design, Systems/PHY/MAC architecture ...

Promoted
Charlesbrownrecruitment
Santa Clara, California

In the role of Senior Device Design Engineer, you will be responsible for creating MOSFET designs for our world class technology. You will work cross functionally with internal teams like marketing, packaging, product engineering, and integration groups to design, develop, and launch new products an...

Promoted
Intel GmbH
San Jose, California

Develops the logic design, register transfer level (RTL) coding, and simulation for an SoC design and integrates logic of IP blocks and subsystems into a full chip SoC or discrete component design. Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design t...

Promoted
CV Library
Santa Clara, California

Do you have the following skills, experience and drive to succeed in this role Find out below.Our Cloud Management Platform is a public cloud delivered management platform to manage all Palo Alto Networks Next network security solutions.It’s an easy-to-use, scalable and secure platform to operationa...

Celestica
San Jose, California

The Senior Staff Engineer, Electrical Design works in cross functional teams with other designers, customers, manufacturing engineering and project leadership to ensure robust and high quality product development. The Senior Staff Engineer, Electrical Design develops new electrical systems/circuits ...

ChargePoint
Campbell, California

MS or PhD degree in Mechanical Engineering with emphasis in Thermal Design, Heat Transfer, or Fluid Dynamics. BS in Mechanical Engineering or related field. Perform thermal verification testing and optimization Design of Experiments at each phase of the project. The ideal candidate would also have d...

Amoria Bond
CA, United States

Senior Radio Frequency Design Engineer - Power. As an RF Power Design Engineer, you’ll be an integral part of our Module Design Team. Senior Radio Frequency Design Engineer,. Bachelor’s degree in Electrical Engineering, Engineering Physics, or equivalent. ...