Search jobs > Cupertino, CA > Asic design engineer

ASIC Design Engineer - Pixel IP

Apple Inc.
Cupertino, CA, US
$143.1K-$264.2K a year
Full-time

Do you love creating elegant solutions to highly complex challenges? As part of our Hardware Technologies group, you’ll help design our next-generation, high-performance, power-efficient system-on-chips (SoCs).

You will ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions! Joining this group means you’ll be responsible for crafting and building the technology that fuels Apple’s devices.

Together, we will enable our customers to do all the things they love with their devices!In this highly visible role, you will be at the center of the Pixel IP design effort to capture and display beautiful images and video.

You will collaborate with all disciplines, making a critical impact getting functional products to millions of customers quickly.

Description

As an ASIC Design Engineer in the Pixel IP design team, you will work closely with many cross-functional teams (chip integration, physical design, power, logic design, and verification) to build high performance and low power pixel processing engines.

Your expertise in integrating large systems-on-a-chip, low-power design techniques, and front-end implementation will enable the team to deliver high performance and low power pixel processing engines on time.

In this front-end design role, your tasks will include :

  • Integrate large pixel-processing subsystems using SystemVerilog, connecting to high-performance on-chip networks using virtual memory addressing, adding Design-For-Test (DFT) logic, and managing clocks, resets, and power domains.
  • Writing detailed micro-architectural specifications.
  • Performing front-end implementation, including logic synthesis, clock & reset domain-crossing checks, static timing analysis, power analysis, logic equivalence checking.
  • Working with Physical Design teams for physical floorplanning and timing closure.
  • Collaborating with cross-functional teams to explore solutions that maximize performance while minimizing power and area.
  • Working closely with design verification and formal verification teams to debug and verify functionality and performance.

Minimum Qualifications

BS and a minimum of 3 years relevant industry experience

Preferred Qualifications

  • Experience in IP / SoC front-end ASIC RTL digital logic design using Verilog and System Verilog.
  • Industry exposure to and knowledge of ASIC / FPGA design methodology, especially logic synthesis, static timing analysis, logic equivalence checking, and working with physical design teams for floorplanning and timing closure.
  • Experience with system design methodologies that contain multiple clock domains.
  • Experience in low-power design issues, tools, and methodologies including UPF power intent specification highly desired.
  • Familiarity with common on-chip bus protocols such as AMBA (AXI, AHB, APB).
  • Industry exposure to and knowledge of ASIC / FPGA design methodology including familiarity with relevant scripting languages (Python, Perl, TCL).
  • Good collaboration skills with strong written and verbal communication skills.
  • Experience working cross-functionally with integration, design, and verification teams to specify, design, and debug digital systems.
  • At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role.

The base pay range for this role is between $143,100 and $264,200, and your base pay will depend on your skills, qualifications, experience, and location.

Apple employees also have the opportunity to become an Apple shareholder through participation in Apple’s discretionary employee stock programs.

Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple’s Employee Stock Purchase Plan.

You’ll also receive benefits including : Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses including tuition.

Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.

Note : Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.

Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics.

Learn more about your EEO rights as an applicant.

J-18808-Ljbffr

5 days ago
Related jobs
Promoted
Apple Inc.
Cupertino, California

As an ASIC Design Engineer in the Pixel IP DMA team, you will work closely with architecture, design, and verification teams to build dedication and low power DMA engines. Together, we will enable our customers to do all the things they love with their devices!In this highly transparent role, you wi...

Promoted
Apple, Inc.
Cupertino, California

As an ASIC Design and Integration Engineer, your responsibilities span various aspects of SOC design: - Develop memory controller micro architecture and design specifications - Design, implement and debug complex logic in SystemVerilog - Support font-end integration activities e. Experience in multi...

Promoted
Samsung Electronics GmbH
San Jose, California

We are seeking a highly skilled ASIC Design Engineer with expertise in backend design and experience in CPU/GPU/DSP RTL design to join our dynamic engineering team. The ideal candidate will have experience in the complete ASIC design flow, from RTL coding to backend physical design and tape out, wit...

Promoted
Apple Inc.
Cupertino, California

As an ASIC Design Engineer in the Pixel IP DMA team, you will work closely with architecture, design, and verification teams to build dedication and low power DMA engines. Together, we will enable our customers to do all the things they love with their devices!In this highly transparent role, you wi...

Promoted
Closets by Design
Sunnyvale, California

Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications. As a Design Verification Engineer, you will be part of a dynamic team work...

Promoted
Synopsys
Sunnyvale, California

Interacts and communicates with design teams performing logical design, logical verification, analog circuit design and verification, and layout design. You'd leverage your understanding of computer architecture, mixed-signal design, off-chip signaling, RTL development, design-for-test, and logical ...

Infinera
San Jose, California

Solid ASIC design (micro-architecture/implementation) and debugging skills. Experience in Verilog / SystemVerilog design and IP integration. Good knowledge of ASIC design flow/tools, with backend knowledge being a great asset. Control subsystem development in large mixed signal ASICs. ...

NVIDIA
Santa Clara, California

NVIDIA is seeking best-in-class ASIC Design Engineers to design and implement the world's leading GPU and SoC's. ASIC design experience or SOC integration design / flow experience. Good understanding of ASIC design flow including RTL design, verification, logic synthesis and timing analysis. We have...

US Tech Solutions
San Jose, California

Duration: 12+ months contract Job Description:Write micro-architecture documentation and own major portions of the design and implementation of blocks to meet functional, timing, area, and power requirements. The Person:Work with verification and physical design teams to achieve high quality design ...

Fortinet
Sunnyvale, California

As a key member of Fortinet’s ASIC design team you will help design and architect Fortinet s Next-Generation System-On-Chip FortiASIC to accelerate world’s most powerful networking security system. You will play a principal role in developing next-gen SOC architecture, perform IP integration, chip l...