Search jobs > Mountain View, CA > Asic design engineer

ASIC Digital Design, Sr Staff Engineer

Synopsys
Mountain View, CA, United States
$150K-$226K a year
Full-time

Sr Staff Engineer

51260BR

USA - California - California, USA - California - Mountain View / Sunnyvale, USA - Texas - Austin

Job Description and Requirements

Our Silicon IP business is all about integrating more capabilities into an SoC-faster. We offer the world's broadest portfolio of silicon IP-predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors.

All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications.

And get differentiated products to market quickly with reduced risk.

At Synopsys, we're at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence.

The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we're powering it all with the world's most advanced technologies for chip design and software security.

If you share our passion for innovation, we want to meet you.

ASIC Digital Design, Sr Staff Engineer

DDR IP is a staple of the mixed-signal IP market, and Synopsys is the leading provider of DDR IP products. All current and next-generation technologies are being developed by the DDR IP team, both digital and analog components, complement each other in creating a high-performance, high-bandwidth, low-latency and low-power product.

We are looking for Senior Staff ASIC Digital Design Engineer to join Synopsys Solution Group, DDRPHY IP team to innovate and develop the latest world-class market-leading DesignWare DDRPHY IP solution.

Responsibilities

  • Digital microarchitecture definition and documentation
  • RTL logic design, debug, and verification for best timing, area, and power

Required Skills

  • BS / MS in Electronics Engineering with at least of 7 years of design experience
  • Experience with synthesizable Verilog and System Verilog design concepts and implementation
  • Experience with front-end design flows such as linting, synthesis, timing investigation and closure, cross-domain clocking, DFT, and power optimization techniques
  • Exhibit excellent communication skills and be self-motivated
  • Understanding of DDR memory and DDRPHY architecture is a plus

The base salary range across the U.S. for this role is between $150,000-$226,000. In addition, this role may be eligible for an annual bonus, equity, and other discretionary bonuses.

Synopsys offers comprehensive health, wellness, and financial benefits as part of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education.

Your recruiter can share more specific details on the total rewards package upon request.

Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.

Job Category

Engineering

Country

United States

Job Subcategory

ASIC Digital Design

Hire Type

Employee

Base Salary Range

$150,000 - $226,000

5 days ago
Related jobs
Promoted
Diverse Lynx
Newark, California

Packaging, engineering design, release and launch of exterior trims - Side valences, Sill trims, Underbody aero shields, Wheelhouse liners Spoilers / Appliques, ""Frunk"" / ""Froot"",  Rocker panels. ...

Promoted
Zscaler
San Jose, California

Senior Staff DevOps Engineer – Lab Infrastructure. Being responsive to our customers and delivering industry-leading mission-critical solutions require precise engineering and a philosophy of continuous improvement, both areas in which Zscaler engineers excel. Zscaler (NASDAQ: ZS) accelerates digita...

Promoted
Diodes Incorporated
Milpitas, California

Diodes Incorporated is seeking a Staff Design Engineer to perform independent integrated circuit level block design as well as simulation and verification using CMOS technology with little or no supervision. Carry out assigned design independently and mentor/monitor the execution of the design team,...

Promoted
Zscaler
San Jose, California

Staff Software Engineer - ZTW Branch, you will play a crucial role in designing, developing and enhancing functionality for ZScaler Branch Connector applications. Zscaler (NASDAQ: ZS) accelerates digital transformation so that customers can be more agile, efficient, resilient, and secure. Define sof...

Juniper Networks
CA, United States

Want to be apart of a fast paced team responsible for delivering high-speed ASICs for large, complex systems? Our team at Silicon Systems Technology Group (SST) is seeking ASIC Verification Engineers to verify next generation of ASICs for new core routers, switches, and firewalls. At Juniper, you wi...

Western Digital
Fremont, California

Working with state-of-art precision measurement tools, you will collaborate closely with other R&D engineers and tool vendors to develop new metrology solutions with advanced algorithms. We are seeking a skilled Advanced Metrology Engineer to join our innovative R&D team. You will work close...

Skyworks
San Jose, California

We are seeking engineering talent with expertise in developing RF/Microwave RF SOI IC in the concept, design, integration, and delivery of complex multi-chip, multi-technology RFIC-based wireless module solutions. In this Module Design Team, you will be participating in developing cutting-edge, stat...

ChargePoint
Campbell, California

MS or PhD degree in Mechanical Engineering with emphasis in Thermal Design, Heat Transfer, or Fluid Dynamics. BS in Mechanical Engineering or related field. Perform thermal verification testing and optimization Design of Experiments at each phase of the project. The ideal candidate would also have d...

NVIDIA
Santa Clara, California

NVIDIA is seeking best-in-class ASIC Design Engineers to design and implement the world's leading GPU and SoC's. ASIC design experience or SOC integration design / flow experience. Good understanding of ASIC design flow including RTL design, verification, logic synthesis and timing analysis. We have...

Intuitive
Sunnyvale, California

The Future Forward group within Intuitive Surgical is searching for a Mechanical Design Engineer with a focus on the development of new instruments, contributing to the exploration of a novel concept for a new application of surgical robotics from proof of concept through detailed mechanical design,...