Talent.com
ASIC / SOC DFT Engineer (Silicon Engineering)

ASIC / SOC DFT Engineer (Silicon Engineering)

SPACE EXPLORATION TECHNOLOGIES CORPSunnyvale, CA, United States
job_description.job_card.variable_days_ago
serp_jobs.job_preview.job_type
  • serp_jobs.job_card.full_time
job_description.job_card.job_description

Overview

Sunnyvale, CA

SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not. Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal of enabling human life on Mars. SpaceX is deploying Starlink, the world’s most advanced broadband internet system, to provide fast, reliable internet globally. We design, build, test, and operate all parts of the system – thousands of satellites, consumer receivers, and the software that brings it all together.

ASIC / SOC DFT ENGINEER (SILICON ENGINEERING)

We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering, ASIC implementation). In this role, you will develop cutting-edge next-generation ASICs for deployment in space and ground infrastructures around the globe. These chips will enable connectivity in places previously unavailable, unaffordable, or unreliable, helping to expand Starlink’s performance and capabilities.

Responsibilities

  • Responsible for evaluating design readiness for scan insertion through RTL and physical design Scan Design Rule Check (DRC) tools
  • Integration and verification of Design for Test (DFT) fabrics and IP within Subsystems
  • Run and evaluate scan insertion through synthesis tools and refine scan insertion recipe for maximum coverage
  • Run ATPG (Automatic Test Pattern Generation) analysis to ensure quality scan chain construction and meeting basic coverage goals
  • Run and debug non-timing and SDF annotated gate-level simulations
  • Create ATPG content for post-silicon testing and validate content through gate-level simulation
  • Collaborate with circuit physical design, ATPG, and manufacturing teams to facilitate high-quality scan coverage in silicon

Basic Qualifications

  • Bachelor’s degree in electrical engineering, computer engineering or computer science
  • 1+ years of professional experience working with ASICs
  • Experience in scan insertion or DFT setup
  • Preferred Skills and Experience

  • Understanding of ASIC design flow, methodologies, physical design, and verification
  • Experience with high reliability design and implementations
  • Familiar with Verilog / SystemVerilog
  • Familiar with UPF (unified power format), formal verification, and DRC rule checking
  • Ability to work in a dynamic environment with changing needs and requirements
  • Team-player with a can-do attitude, able to contribute in a group while working independently
  • Enjoys learning new skills and taking on challenges
  • Additional Requirements

  • Must be willing to work extended hours and weekends as needed
  • Compensation and Benefits

    Pay range : Design Verification Engineer / Level I : $130,000 - $155,000 per year; Design Verification Engineer / Level II : $150,000 - $180,000 per year. Your actual level and base salary will be determined on a case-by-case basis based on job-related knowledge, education, and experience.

    Base salary is part of SpaceX’s total rewards package, which may include long-term incentives, stock options, discretionary bonuses, and the ability to purchase additional stock through an Employee Stock Purchase Plan. Benefits include medical, vision, and dental coverage, a 401(k) plan, disability and life insurance, paid parental leave, and paid time off. Exempt employees are eligible for 5 days of sick leave per year and may accrue 3 weeks of paid vacation plus 10+ paid holidays per year.

    Legal and Equal Opportunity

    SpaceX is an Equal Opportunity Employer; employment is based on merit, competence, and qualifications and will not be influenced by race, color, religion, gender, national origin / ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, or any other legally protected status. We comply with ITAR and export regulations where applicable. To view SpaceX’s Affirmative Action Plan or request reasonable accommodation, contact EEOCompliance@spacex.com.

    #J-18808-Ljbffr

    serp_jobs.job_alerts.create_a_job

    Engineer Engineering • Sunnyvale, CA, United States

    Job_description.internal_linking.related_jobs
    • serp_jobs.job_card.promoted
    ASIC Engineer 3

    ASIC Engineer 3

    Hewlett Packard Enterprise Development LPSan Jose, CA, United States
    serp_jobs.job_card.full_time
    ASIC Engineer 3This role has been designed as ‘Hybrid’ with an expectation that you will work on average 2 days per week from an HPE office. Who We Are : • •Hewlett Packard Enterprise is the global edg...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_1_day
    • serp_jobs.job_card.promoted
    High Speed Analog / Mixed-Signal IC Design Engineer

    High Speed Analog / Mixed-Signal IC Design Engineer

    Apple Inc.Cupertino, CA, United States
    serp_jobs.job_card.full_time
    High Speed Analog / Mixed-Signal IC Design Engineer.Cupertino, California, United States Hardware.In this role, you will leverage your expertise to develop cutting-edge circuits and architectures for...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_30
    • serp_jobs.job_card.promoted
    ASIC Design Engineer Staff

    ASIC Design Engineer Staff

    Hewlett Packard Enterprise Development LPSan Jose, CA, United States
    serp_jobs.job_card.full_time
    Responsibilities : • • - Work with Physical design team for optimal floorplan and timing closure.Identify and fix timing in RTL to meet the frequency target. Work with the Verification team to make sur...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_1_day
    • serp_jobs.job_card.promoted
    Analog / Mixed-Signal IC Design Engineer

    Analog / Mixed-Signal IC Design Engineer

    Ipro Networks Pte. Ltd.Santa Clara, CA, United States
    serp_jobs.job_card.full_time
    Analog / Mixed-Signal IC Design Engineer.Santa Clara, CA | RTO 5 Days Required.serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_days
    • serp_jobs.job_card.promoted
    ASIC DFT Engineer

    ASIC DFT Engineer

    CiscoSan Jose, CA, United States
    serp_jobs.job_card.full_time
    You will be in the Silicon One development organization as an ASIC Implementation Engineer in San Jose, CA with a primary focus on Design-for-Test. You will work with Front-end RTL teams, backend ph...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_30
    • serp_jobs.job_card.promoted
    Ethernet ASIC Design Engineer

    Ethernet ASIC Design Engineer

    Cornelis Networks, Inc.San Jose, CA, United States
    serp_jobs.job_card.full_time
    Cornelis Networks delivers the world’s highest performance scale-out networking solutions for AI and HPC datacenters.Our differentiated architecture seamlessly integrates hardware, software and sys...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_days
    • serp_jobs.job_card.promoted
    • serp_jobs.job_card.new
    ASIC DFT Engineer

    ASIC DFT Engineer

    Cisco Systems, Inc.San Jose, CA, United States
    serp_jobs.job_card.full_time
    You will be in the Silicon One development organization as an ASIC Implementation Engineer in San Jose, CA with a primary focus on Design-for-Test. You will work with Front-end RTL teams, backend ph...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_hours
    • serp_jobs.job_card.promoted
    Senior Design Engineer, ASIC

    Senior Design Engineer, ASIC

    WaymoMountain View, CA, United States
    serp_jobs.job_card.full_time
    Waymo is an autonomous driving technology company with the mission to be the world's most trusted driver.Since its start as the Google Self-Driving Car Project in 2009, Waymo has focused on buildin...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_30
    • serp_jobs.job_card.promoted
    System Engineer

    System Engineer

    VirtualVocationsSan Francisco, California, United States
    serp_jobs.job_card.full_time
    A company is looking for a System Engineer who is knowledgeable in Microsoft Defender and Endpoint Management.Key Responsibilities Support the migration from CrowdStrike to Microsoft Defender for...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_30
    • serp_jobs.job_card.promoted
    ASIC Engineer, Design Sunnyvale, CA +1 locations • Infrastructure • Design +2 more Infrastructu[...]

    ASIC Engineer, Design Sunnyvale, CA +1 locations • Infrastructure • Design +2 more Infrastructu[...]

    MetaSunnyvale, CA, United States
    serp_jobs.job_card.full_time
    Meta is hiring ASIC Design Engineers within our Infrastructure organization to build cutting edge ASICs in fields such as machine learning, network acceleration and video transcoding.We are looking...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_30
    ASIC / RTL Design Engineer - Senior (San Jose, Ca) - AMDJP00004484

    ASIC / RTL Design Engineer - Senior (San Jose, Ca) - AMDJP00004484

    QED NationalUSA, California, Santa Clara
    serp_jobs.job_card.full_time
    JOB DUTIES : The work will expose the designer to a number of IP including ARM cores, Ethernet, DDR, DMA, PCIE, SATA and AMD internal IP's. Successful candidates will be responsible for leading, and ...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_days
    • serp_jobs.job_card.promoted
    ASIC Engineer, Design Sunnyvale, CA +1 locations • Data Center +3 more • Engineering +2 more Da[...]

    ASIC Engineer, Design Sunnyvale, CA +1 locations • Data Center +3 more • Engineering +2 more Da[...]

    MetaSunnyvale, CA, United States
    serp_jobs.job_card.full_time
    ASIC Engineer, DesignASIC Engineer, Design Responsibilities • Architecture exploration • Micro-architecture development • Soft and hard IP identification, selection and integration.Collaboration with ...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_days
    • serp_jobs.job_card.promoted
    Senior ASIC Design Engineer

    Senior ASIC Design Engineer

    Cornelis Networks, Inc.San Jose, CA, United States
    serp_jobs.job_card.full_time
    Cornelis Networks delivers the world’s highest performance scale-out networking solutions for AI and HPC datacenters.Our differentiated architecture seamlessly integrates hardware, software and sys...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_days
    • serp_jobs.job_card.promoted
    Senior ASIC Design Engineer – Clocks IP

    Senior ASIC Design Engineer – Clocks IP

    NVIDIA CorporationSanta Clara, CA, United States
    serp_jobs.job_card.full_time
    NVIDIA has continuously reinvented itself over two decades.Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parall...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_days
    • serp_jobs.job_card.promoted
    • serp_jobs.job_card.new
    Principal ASIC Design Engineer

    Principal ASIC Design Engineer

    FortinetSunnyvale, CA, United States
    serp_jobs.job_card.full_time
    Fortinet is looking for a passionate ASIC Designer to join our R&D team! This role involves working on cutting edge high performance ASIC design from specification to RTL implementation.The new mem...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_hours
    • serp_jobs.job_card.promoted
    ASIC Design Engineer

    ASIC Design Engineer

    Apple Inc.Santa Clara, CA, United States
    serp_jobs.job_card.full_time
    Santa Clara, California, United States Hardware.The ideal candidate will have experience in ASIC design with : - Architecture research and / or development of memory or highly interconnected system arc...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_30
    • serp_jobs.job_card.promoted
    Senior ASIC Design Engineer (eInfochips Inc)

    Senior ASIC Design Engineer (eInfochips Inc)

    Arrow Electronics Australia Pty LtdSan Jose, CA, United States
    serp_jobs.job_card.full_time
    Map multi-million gate SoC designs onto prototyping platforms, creating design partitions, FPGA builds, and testbenches to simulate FPGA components. Establish prototyping systems in the lab and cont...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_days
    • serp_jobs.job_card.promoted
    Silicon Implementation Engineer - Custom Circuits

    Silicon Implementation Engineer - Custom Circuits

    OpenAISan Francisco, CA, United States
    serp_jobs.job_card.full_time
    OpenAI’s Hardware organization develops silicon and system-level solutions designed for the unique demands of advanced AI workloads. The team builds the next generation of AI-native silicon while co...serp_jobs.internal_linking.show_moreserp_jobs.last_updated.last_updated_variable_days