Senior IP Design Verification Engineer

Intel
San Jose, California, US
Full-time
We are sorry. The job offer you are looking for is no longer available.

Job Details : Job Description : The Foundational Security team (FST) is looking for logic validation engineers keen to work on a scalable IP design.

Candidate will be responsible for the validation of new IP roadmap features as part of FST's HW IP developing HW security for various market segments across Intel.

As a member of the team, the candidate would be responsible for driving scalable IP development while also making the Design Integration and SOC delivery a fully automated solution.

Candidate will be part of an IP team working closely with other verification engineers, RTL design engineers, micro-architects, architects and other team members in determining the proper implementation strategy for new design, ensure quality of design, and develop test-plans, verification environment, and drive delivery to SoC.

They will have an opportunity to learn and contribute towards making Intel Hardware more secure.Behavioral traits : - Strong analysis, debugging skills, and creative in problem solving.

  • Excellent communication and organization skills are critical, along with teamwork, and must demonstrate strong technical skills, along with having passion for design or validation.
  • Must have strong orientation for Quality and Commit and Deliver and Drive Innovation / efficiencies and have strong strategic thinking to come up w / paradigm shift solutions to critical design / validation challenges.
  • Leadership. Qualifications : Minimum Qualifications :

Check out the role overview below If you are confident you have got the right skills and experience, apply today.

The candidate must possess a minimum of bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or equivalent with 5 years of experience or Master's degree in Microelectronics along 3+ years of relevant experience .

Experience to be considered but not limited :

System Verilog

OVM / UVM

Capable in developing testplans, tests and verification environment based on High Level Architecture specifications.

Testbench development

Coverage-based random constraint simulation

Object-Oriented Programming (OOP)

  • Advanced English level
  • Costa Rican unrestricted work permit

Desirable Qualifications :

  • Scripting (Python / Perl / Shell)
  • RTL simulators
  • RTL model build
  • Interactive debugger
  • Power-aware simulation
  • Power management, IOSF, AHB, PCI express or any industry standard BUS protocolJob Type : Experienced HireShift : Shift 1 (Costa Rica)Primary Location : Costa Rica, San JoseAdditional Locations : Business group : In the Design Engineering Group (DEG), we take pride in developing the best-in-class SOCs, Cores, and IPs that power Intel’s products.

From development, to integration, validation, and manufacturing readiness, our mission is to deliver leadership products through the pursuit of Moore’s Law and groundbreaking innovations.

DEG is Intel’s engineering group, supplying silicon to business units as well as other engineering teams. As a critical provider of all Intel products, DEG leadership has a responsibility to ensure the delivery of these products in a cost efficient and effective manner.

Posting Statement : All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of TrustN / A

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site.

In certain circumstances the work model may change to accommodate business needs.

J-18808-Ljbffr

17 days ago
Related jobs
Promoted
Synopsys
Sunnyvale, California

Senior R&D Engineer for our Logic Library Group in Sunnyvale, CA. Synopsys is hiring a Senior R&D Engineer for our Logic Library Group in Sunnyvale, CA. Hands on experience in Circuit Design, Layout Design & spice simulations. And we're powering it all with the world's most advanced technologies for...

Promoted
SpaceX
Sunnyvale, California

DESIGN VERIFICATION ENGINEER (SILICON ENGINEERING). We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering, ASIC implementation). Design Verifica...

Mirafra Technologies
San Jose, California

Design Verification Engineers : PCIe and Ethernet. Will be working with the design, and architecture team to verify micro-architecture and design across multiple platforms. Electrical Engineering or Computer Engineering or related equivalent. Will be working as a member of a cross-geographic pre-sil...

NVIDIA
Santa Clara, California

We are looking for a Senior Verification Engineer to join our Display Team! NVIDIA has continuously reinvented itself over two decades. In this role, you will work closely with Architects and ASIC Engineers to define and implement test plan, own all tasks involved in verification sign off to deliver...

DaVita Inc.
San Jose, California

AMD's Adaptive and Embedded Computing Group (AECG) is seeking a Senior Silicon Design Verification Engineer, who can provide technical leadership and contribution on Verification of Network-on-Chip (NoC) and high-speed Memory Controller IPs. The individual will help design, develop, and use simulati...

Kaygen
San Jose, California

Description : Architect block and full-chip verification environments using HVLs and constrained random. Debug RTL and Gate simulations and work with design engineers to verify fixes. Convert verification tests to test patterns and assist Test Engineers on ATE vector bringup. Evaluate latest verific...

Karkidi
Mountain View, California

Plan the verification of complex digital design blocks by understanding the design specification and interacting with design engineers to identify important verification scenarios. Debug tests with design engineers to deliver correct design blocks. Create and enhance constrained random verification ...

https:/www.energyjobline.com/sitemap.xml
Fremont, California
Remote

A Senior Design Engineer’s main function is to provide presales support by acting as a technical consultant to the sales force with generating functional system descriptions, block flow diagrams, estimating hours, highlighting logistical challenges for the sales team to consider while pricing the op...

NVIDIA
Santa Clara, California

BSEE (or equivalent experience) with 5 years' experience in circuit design or MS preferred in Electrical, Computer Engineering with 3 years’ experience with circuit design. Participate in cutting edge Processor design in deep submicron technologies. Understanding of Design-for-test (DFT) and logic d...

Quest Global
CA, United States

Job Description - Design verification. Proficient in debugging complex SOC or CPU core designs involving multithreading, scheduling. Experience with Formal Verification using tools like: Cadence JasperGold, Synopsys VCF or similar. ...