ASIC Physical Design Engineer

Efficient Computer
CA, United States
Full-time

If you are an ASIC Physical Design Engineer who wants to impact the transformation of the next evolution of computing, we would like to talk to you.

Efficient is hiring a senior ASIC Physical Design Engineer with experience in backend implementation from Netlist to GDSII.

We seek individuals to leverage low power techniques and design-technology co optimization in advanced technology nodes to build energy efficient SoCs.

This is a unique opportunity to get in at the ground level and have influence on our products as we move from initial stages of product development to market release and scaled volume production.

Join our team and help us shape the future of computing at the edge and beyond!

Key Responsibilities

  • Take ownership of the physical design of multi-hierarchy low-power designs in advanced technology nodes. This includes executing physical-aware logical synthesis, floor planning, place and route, clock tree synthesis, static timing analysis, ERC, IR drop analysis, electromagnetic analysis, and physical verification.
  • Analyze, debug and fix placement-, cts-, routing-, and buffering- related design and flow issues, using semi-custom placement, route guides and other tool directives via scripts to converge design to PPA targets.
  • Own and deliver designs meeting sign-off timing targets (setup / hold across multiple corners with OCV derating) within specified power envelope while managing constraints (sdc).
  • Lead the integration and / or delivery of IP while effectively highlighting trade-offs between power consumption and performance.
  • Engage with the digital design team to understand the architecture to address congestion and timing issues through design modifications and functional Engineering Change Orders (ECOs).
  • Engage with the DFT team to plan and provide early feedback on design decisions that relate to physical implementation.
  • Create scripts for EDA tools to automate tasks and enhance the throughput and quality of the physical design process.

Required Qualifications

  • Master's degree in Electrical Engineering with 5+ years of industry experience or PhD in Electrical Engineering with 3+ years of industry experience.
  • Proven track record of delivering block (or SoC) RTL2GDSII for multiple tape-outs in 22nm or below process technologies.
  • Experience with EDA flow using Cadence / Synopsys / Mentor tools for front end (Synthesis / LEC), back end (Place and Route), and verification / simulation (Physical Verification) with hierarchical design and abstraction techniques.
  • Hands-on experience in place & route, power and clock-tree implementation, and timing convergence of high-frequency designs.
  • Knowledge of static timing analysis, defining constraints and exceptions, corners / voltage definitions.
  • Experience with low power implementation typical in industry, including advanced knowledge of UPF standard (IEEE-1801).
  • Excellent scripting skills in TCL, Bash and python.

Preferred Qualifications

  • Experience in full chip floor planning, partitioning, budgeting, and power grid planning.
  • Knowledge of circuit design, device physics, deep sub-micron technology, and SOI technology and its implications to physical design.
  • Proficiency with industry-grade physical design flow and hands-on building CAD flow infrastructure for PD engineers.
  • Knowledge of design constraints for static timing analysis (synthesis, pre / post cts, sign off) and corners / voltage definitions.
  • Experience in validating Power Distribution Networks from package to pg grid, IR / EM : static and dynamic.
  • Experience in integrating analog or mixed-signal macro on top-level design.

About Efficient :

Efficient is developing the world’s most energy-efficient general-purpose computer processor. Efficient’s patented technology uses 100x less energy than state of the art commercially available ultra-low-power processors and is programmable using standard high-level programming languages and AI / ML frameworks.

This level of efficiency makes perpetual, pervasive intelligence possible : run AI / ML continuously on a AA battery for 5-10 years.

Our platform’s unprecedented level of efficiency enables IoT devices to intelligently capture and curate first-party data to drive the next major computing revolution.

Efficient was established in 2022 as a spinout of Carnegie Mellon University and is currently building a world-class team of hardware and software engineers spanning from silicon implementation to compilers.

With seed funding secured, a portfolio of patent-protected IP, and substantial progress on hardware and software development, Efficient delivered first silicon in mid-2024.

Find out more about our story at

Working at Efficient :

We are a small, but mighty team, with team members spread across EffHQ in Pittsburgh, Silicon Valley, and New York City. We are a young company on a tremendous growth path.

We aim to bring our team together, in-person often and camaraderie is key to our success. We have the tools and technology to keep us together and interactive as a remote team, as well.

We are dedicated to our core values : Adventure, Teamliness, Excellence, Impact, Determination, Integrity. Our core values define who we are as people, as a team and as a company and they are prevalent throughout our meetings, interactions, and culture.

Efficient offers a competitive compensation and benefits package, including 401K match, company-paid benefits, equity program, paid parental leave, flexibility, and more! We are committed to personal and professional development and strive to grow together as people and as a company.

1 day ago
Related jobs
Tiposi
Milpitas, California

Interface with other engineers in the team, system engineers, and application engineers to ensure the integrity and efficiency of the design. As a fast-growing company, we are seeking RF Design Engineer who enjoys the challenges of a start-up environment. As an RF Design Engineer, you will:. Provide...

Cisco
San Jose, California

You will be part of ASIC physical design Team which is responsible for full Chip physical implementation from RTL to GDSII. You will work with Front-end RTL teams, backend physical design teams to understand chip architecture and drive DFT requirements early in the design cycle. BS/MS in Electrical ...

Tbwa Chiat/Day Inc
San Jose, California

As a Senior ASIC Design Engineer, you will be. We are looking for talented engineers and leaders who have an entrepreneurial spirit and want to drive their design from concept to silicon to their next car. Work with system architects, software, hardware, and verification engineers to plan, architect...

Socionext US
CA, United States

You will be reporting to the Director of Package Design (USA) and working very closely with Package design team in our parent company’s headquarters in Japan and Marketing and Engineering teams located in our Milpitas office during pre/post sales process. Senior Engineer, Package Design. Hands on pa...

Fortinet, Inc.
Sunnyvale, California

As a key member of Fortinet’s ASIC design team, you will help design and architect Fortinet's Next-Generation System-On-Chip FortiASIC to accelerate the world’s most powerful networking security system. The candidate must be able to work with self-motivation and deliver on commitments with challengi...

NVIDIA
Santa Clara, California

NVIDIA is looking for a Senior ASIC Design Engineer for our Memory Controller team! As a Senior ASIC Engineer, you'll join a group of hard-working engineers to craft and implement innovative Memory Controllers for our Tegra SoCs!. As a member of our Memory Subsystem Design team, you will collaborate...

Chelsea Search Group, Inc.
San Diego, California
Remote

Senior Physical Design Engineer. You will be responsible for doing all aspects of SOC Physical Design implementation. Synopsys Flow Development & SOC implementation methodologies that will be deployed and used by customer’s Physical Design Implementation team members. Synopsys ICV for PV (Physic...

L&T Technology Services
Sunnyvale, California

Solid engineering understanding of the underlying concepts of IC design, implementation flows, and methodologies for deep submicron design. Hands-on experience with block level physical design (Floorplanning to GDSII). Block level floor planning and physical design activities for one or more blocks....

OSI Engineering
Sacramento, California

We are seeking a highly skilled ASIC and FPGA Design Engineer. Mentor and guide junior engineers in best practices for ASIC and FPGA design. The ideal candidate will be responsible for the design, development, and verification of complex ASICs and FPGAs. Lead the design and development of ASIC and F...

ATR International
Milpitas, California

We are seeking a Senior Front-End SoC/ASIC Design Engineer for our SoC business unit Responsibilities Include but are not Limited to:·Support customer’s design through all phases of ASIC execution at Company. Hands-on ASIC front-end design, ideally in design services environments (product background...